产品概述
The SN74LVC373ADW is an octal transparent D Latch with 3-state outputs. It is designed for 1.65 to 3.6V VCC operation. While the LE input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered OE input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
- Supports mixed-mode signal operation on all ports
- Ioff Supports live-insertion, partial-power-down mode, and back-drive protection
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
应用
通信与网络, 计算机和计算机周边, 电机驱动与控制
产品信息
- :
- 74LVC373
- :
- D型透明
- :
- 三态
- :
- 6.8ns
- :
- 24mA
- :
- SOIC
- :
- 20引脚
- :
- 1.65V
- :
- 3.6V
- :
- 8位
- :
- 74LVC
- :
- 74373
- :
- -40°C
- :
- 85°C
- :
- -
- :
- -
- :
- MSL 1 -无限制